diff options
| author | Alex Rønne Petersen <alex@alexrp.com> | 2025-04-07 18:15:31 +0200 |
|---|---|---|
| committer | Alex Rønne Petersen <alex@alexrp.com> | 2025-04-11 02:28:35 +0200 |
| commit | 01b5e8b296e0b68f8bc90b3779e1543e3e14a8ed (patch) | |
| tree | 94d711bcddeff6118f9ac8401a3c92d5f2435cf1 /lib | |
| parent | 382aa48f044ff87d50e1c185a12173be562275f2 (diff) | |
| download | zig-01b5e8b296e0b68f8bc90b3779e1543e3e14a8ed.tar.gz zig-01b5e8b296e0b68f8bc90b3779e1543e3e14a8ed.zip | |
std: Disable some vector-related tests for hexagon.
See:
* https://github.com/llvm/llvm-project/issues/118879
* https://github.com/llvm/llvm-project/issues/134659
Diffstat (limited to 'lib')
| -rw-r--r-- | lib/std/mem.zig | 4 | ||||
| -rw-r--r-- | lib/std/simd.zig | 1 |
2 files changed, 4 insertions, 1 deletions
diff --git a/lib/std/mem.zig b/lib/std/mem.zig index 2363fe125e..e5194ad93b 100644 --- a/lib/std/mem.zig +++ b/lib/std/mem.zig @@ -431,7 +431,9 @@ test zeroes { } try testing.expectEqual(@as(@TypeOf(b.vector_u32), @splat(0)), b.vector_u32); try testing.expectEqual(@as(@TypeOf(b.vector_f32), @splat(0.0)), b.vector_f32); - try testing.expectEqual(@as(@TypeOf(b.vector_bool), @splat(false)), b.vector_bool); + if (!(builtin.zig_backend == .stage2_llvm and builtin.cpu.arch == .hexagon)) { + try testing.expectEqual(@as(@TypeOf(b.vector_bool), @splat(false)), b.vector_bool); + } try testing.expectEqual(@as(?u8, null), b.optional_int); for (b.sentinel) |e| { try testing.expectEqual(@as(u8, 0), e); diff --git a/lib/std/simd.zig b/lib/std/simd.zig index b4aef7246c..a07f58ec8a 100644 --- a/lib/std/simd.zig +++ b/lib/std/simd.zig @@ -464,6 +464,7 @@ test "vector prefix scan" { if (builtin.zig_backend == .stage2_x86_64) return error.SkipZigTest; if ((builtin.cpu.arch == .armeb or builtin.cpu.arch == .thumbeb) and builtin.zig_backend == .stage2_llvm) return error.SkipZigTest; // https://github.com/ziglang/zig/issues/22060 if (builtin.cpu.arch == .aarch64_be and builtin.zig_backend == .stage2_llvm) return error.SkipZigTest; // https://github.com/ziglang/zig/issues/21893 + if (builtin.zig_backend == .stage2_llvm and builtin.cpu.arch == .hexagon) return error.SkipZigTest; if (builtin.cpu.arch.isMIPS()) return error.SkipZigTest; |
